BEGIN:VCALENDAR
VERSION:2.0
PRODID:-//CAD MicroSolutions Inc. - ECPv6.15.15//NONSGML v1.0//EN
CALSCALE:GREGORIAN
METHOD:PUBLISH
X-WR-CALNAME:CAD MicroSolutions Inc.
X-ORIGINAL-URL:https://www.cadmicro.com
X-WR-CALDESC:Events for CAD MicroSolutions Inc.
REFRESH-INTERVAL;VALUE=DURATION:PT1H
X-Robots-Tag:noindex
X-PUBLISHED-TTL:PT1H
BEGIN:VTIMEZONE
TZID:America/Toronto
BEGIN:DAYLIGHT
TZOFFSETFROM:-0500
TZOFFSETTO:-0400
TZNAME:EDT
DTSTART:20230312T070000
END:DAYLIGHT
BEGIN:STANDARD
TZOFFSETFROM:-0400
TZOFFSETTO:-0500
TZNAME:EST
DTSTART:20231105T060000
END:STANDARD
BEGIN:DAYLIGHT
TZOFFSETFROM:-0500
TZOFFSETTO:-0400
TZNAME:EDT
DTSTART:20240310T070000
END:DAYLIGHT
BEGIN:STANDARD
TZOFFSETFROM:-0400
TZOFFSETTO:-0500
TZNAME:EST
DTSTART:20241103T060000
END:STANDARD
BEGIN:DAYLIGHT
TZOFFSETFROM:-0500
TZOFFSETTO:-0400
TZNAME:EDT
DTSTART:20250309T070000
END:DAYLIGHT
BEGIN:STANDARD
TZOFFSETFROM:-0400
TZOFFSETTO:-0500
TZNAME:EST
DTSTART:20251102T060000
END:STANDARD
END:VTIMEZONE
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241023T090000
DTEND;TZID=America/Toronto:20241025T170000
DTSTAMP:20260422T043105
CREATED:20240806T172228Z
LAST-MODIFIED:20241021T175712Z
UID:64894-1729674000-1729875600@www.cadmicro.com
SUMMARY:SOLIDWORKS Advanced Part Modeling – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-advanced-part-modeling-online-11/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/SW-CAD-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241017T090000
DTEND;TZID=America/Toronto:20241017T161500
DTSTAMP:20260422T043105
CREATED:20240917T151119Z
LAST-MODIFIED:20240923T165150Z
UID:66047-1729155600-1729181700@www.cadmicro.com
SUMMARY:Advanced Simulation Summit
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/advanced-simulation-summit/
LOCATION:CAD Micro\, 30 International Blvd\, Unit 1\, Toronto\, Ontario\, M9W 1A2\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Adv-Sim-Summit-Website.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241016T120000
DTEND;TZID=America/Toronto:20241016T160000
DTSTAMP:20260422T043105
CREATED:20240807T175211Z
LAST-MODIFIED:20240807T180208Z
UID:65057-1729080000-1729094400@www.cadmicro.com
SUMMARY:Additive Manufacturing Open House
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/additive-manufacturing-open-house-9/
LOCATION:CAD Micro\, 30 International Blvd\, Unit 1\, Toronto\, Ontario\, M9W 1A2\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/3DP-1.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241016T110000
DTEND;TZID=America/Toronto:20241016T120000
DTSTAMP:20260422T043105
CREATED:20240926T130037Z
LAST-MODIFIED:20240926T204224Z
UID:66456-1729076400-1729080000@www.cadmicro.com
SUMMARY:What's New in OrCAD X 24.1 
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/whats-new-in-orcad-x-24-1/
CATEGORIES:Webinar
ATTACH;FMTTYPE=image/png:https://www.cadmicro.com/wp-content/uploads/Picture2.png
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241016T090000
DTEND;TZID=America/Toronto:20241017T170000
DTSTAMP:20260422T043105
CREATED:20240806T171745Z
LAST-MODIFIED:20240806T172026Z
UID:64884-1729069200-1729184400@www.cadmicro.com
SUMMARY:SOLIDWORKS Simulation Non-Linear Training – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-simulation-nonlinear-training-online/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Sim-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241010T090000
DTEND;TZID=America/Toronto:20241010T120000
DTSTAMP:20260422T043105
CREATED:20240807T190155Z
LAST-MODIFIED:20240807T190851Z
UID:65086-1728550800-1728561600@www.cadmicro.com
SUMMARY:Simulation Hands-On Test Drive
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/simulation-hands-on-test-drive-8/
LOCATION:CAD Micro\, 30 International Blvd\, Unit 1\, Toronto\, Ontario\, M9W 1A2\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Sim-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241007T090000
DTEND;TZID=America/Toronto:20241011T170000
DTSTAMP:20260422T043105
CREATED:20240607T150028Z
LAST-MODIFIED:20240912T203733Z
UID:62823-1728291600-1728666000@www.cadmicro.com
SUMMARY:SOLIDWORKS Parts\, Assemblies & Drawings - Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-parts-assemblies-drawings-online-calgary/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/SW-CAD-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241002T120000
DTEND;TZID=America/Toronto:20241002T160000
DTSTAMP:20260422T043105
CREATED:20240807T174205Z
LAST-MODIFIED:20240807T174925Z
UID:65026-1727870400-1727884800@www.cadmicro.com
SUMMARY:Advanced Manufacturing Open House
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/advanced-manufacturing-open-house-8/
LOCATION:CAD Micro\, 30 International Blvd\, Unit 1\, Toronto\, Ontario\, M9W 1A2\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/SmartMTX-Event-Page-Image-1.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241002T090000
DTEND;TZID=America/Toronto:20241003T170000
DTSTAMP:20260422T043105
CREATED:20240806T171122Z
LAST-MODIFIED:20240806T172108Z
UID:64878-1727859600-1727974800@www.cadmicro.com
SUMMARY:SOLIDWORKS Surface Modeling Training – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-surface-modeling-training-online-6/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/SW-CAD-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20241001T090000
DTEND;TZID=America/Toronto:20241002T170000
DTSTAMP:20260422T043105
CREATED:20240806T170731Z
LAST-MODIFIED:20240806T171005Z
UID:64872-1727773200-1727888400@www.cadmicro.com
SUMMARY:SOLIDWORKS Simulation Dynamics Training – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-simulation-dynamics-training-online-4/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Sim-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240926T110000
DTEND;TZID=America/Toronto:20240926T113000
DTSTAMP:20260422T043105
CREATED:20240910T150707Z
LAST-MODIFIED:20240910T151036Z
UID:65853-1727348400-1727350200@www.cadmicro.com
SUMMARY:Discover the Next Level of Industrial 3D Printing: FUNMAT PRO 310 NEO
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/discover-the-next-level-of-industrial-3d-printing-funmat-pro-310-neo/
CATEGORIES:Webinar
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Funmat-PRO-310-Neo-website.jpg
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240925T110000
DTEND;TZID=America/Toronto:20240925T113000
DTSTAMP:20260422T043105
CREATED:20240911T133917Z
LAST-MODIFIED:20240916T130112Z
UID:65913-1727262000-1727263800@www.cadmicro.com
SUMMARY:Schematic Accelerators: Ensuring Design Intent & Reliability
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/schematic-accelerators-ensuring-design-intent-reliability/
CATEGORIES:Webinar
ATTACH;FMTTYPE=image/png:https://www.cadmicro.com/wp-content/uploads/pcb-website.png
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240924T090000
DTEND;TZID=America/Toronto:20240925T170000
DTSTAMP:20260422T043105
CREATED:20240424T203802Z
LAST-MODIFIED:20240425T184742Z
UID:60842-1727168400-1727283600@www.cadmicro.com
SUMMARY:SOLIDWORKS Flow Simulation Training – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-flow-simulation-training-online-3/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Sim-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240923T090000
DTEND;TZID=America/Toronto:20240925T170000
DTSTAMP:20260422T043105
CREATED:20240826T161738Z
LAST-MODIFIED:20240826T161936Z
UID:65615-1727082000-1727283600@www.cadmicro.com
SUMMARY:SOLIDWORKS Simulation Essentials – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-simulation-essentials-online-12/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Sim-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240919T110000
DTEND;TZID=America/Toronto:20240919T113000
DTSTAMP:20260422T043105
CREATED:20240918T193255Z
LAST-MODIFIED:20240918T193637Z
UID:66172-1726743600-1726745400@www.cadmicro.com
SUMMARY:Expand Your CNC Programming Skills with SOLIDWORKS CAM & CAMWorks Level 2
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/expand-your-cnc-programming-skills-with-solidworks-cam-camworks-level-2/
CATEGORIES:Webinar
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/CAMWORKS-save-50.jpg
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240919T100000
DTEND;TZID=America/Toronto:20240919T160000
DTSTAMP:20260422T043105
CREATED:20240429T185621Z
LAST-MODIFIED:20240429T190308Z
UID:61118-1726740000-1726761600@www.cadmicro.com
SUMMARY:Simulation Demo Day
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/simulation-demo-day-7/
LOCATION:CAD Micro\, 30 International Blvd\, Unit 1\, Toronto\, Ontario\, M9W 1A2\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Adv-Sim-Summit-Website-Image.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240918T120000
DTEND;TZID=America/Toronto:20240918T160000
DTSTAMP:20260422T043105
CREATED:20240429T181804Z
LAST-MODIFIED:20240429T182326Z
UID:61081-1726660800-1726675200@www.cadmicro.com
SUMMARY:Additive Manufacturing Open House
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/additive-manufacturing-open-house-8/
LOCATION:CAD Micro\, 30 International Blvd\, Unit 1\, Toronto\, Ontario\, M9W 1A2\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/webp:https://www.cadmicro.com/wp-content/uploads/3d-printer-printing-e1710878695784.webp
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240917T090000
DTEND;TZID=America/Toronto:20240919T170000
DTSTAMP:20260422T043105
CREATED:20240424T203355Z
LAST-MODIFIED:20240425T184259Z
UID:60825-1726563600-1726765200@www.cadmicro.com
SUMMARY:SOLIDWORKS Advanced Part Modeling – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-advanced-part-modeling-online-8/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/SW-CAD-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240916T090000
DTEND;TZID=America/Toronto:20240920T170000
DTSTAMP:20260422T043105
CREATED:20240717T202753Z
LAST-MODIFIED:20240718T142448Z
UID:64123-1726477200-1726851600@www.cadmicro.com
SUMMARY:SOLIDWORKS Parts\, Assemblies & Drawings – Calgary
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-parts-assemblies-drawings-calgary-4/
LOCATION:CAD Micro – Calgary\, Bow Valley Square 4\, 250 - 6th Ave SW\, Suite No. 1660\, Calgary\, Alberta\, T2P 3H7\, Canada
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/SW-CAD-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240912T090000
DTEND;TZID=America/Toronto:20240912T120000
DTSTAMP:20260422T043105
CREATED:20240429T182639Z
LAST-MODIFIED:20240429T185203Z
UID:61096-1726131600-1726142400@www.cadmicro.com
SUMMARY:Simulation Hands-On Test Drive
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/simulation-hands-on-test-drive-7/
LOCATION:CAD Micro\, 30 International Blvd\, Unit 1\, Toronto\, Ontario\, M9W 1A2\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Sim-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240910T110000
DTEND;TZID=America/Toronto:20240910T113000
DTSTAMP:20260422T043105
CREATED:20240906T153905Z
LAST-MODIFIED:20240906T155451Z
UID:65773-1725966000-1725967800@www.cadmicro.com
SUMMARY:Beyond High-Temp: Unlocking the Potential of PPSU FFF 3D Printing
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/beyond-high-temp-unlocking-the-potential-of-ppsu-fff-3d-printing/
CATEGORIES:Webinar
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Instamsys-PPSU-Webinar.jpg
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240904T120000
DTEND;TZID=America/Toronto:20240904T160000
DTSTAMP:20260422T043105
CREATED:20240429T181037Z
LAST-MODIFIED:20240807T174734Z
UID:61061-1725451200-1725465600@www.cadmicro.com
SUMMARY:Advanced Manufacturing Open House
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/advanced-manufacturing-open-house-4/
LOCATION:CAD Micro\, 30 International Blvd\, Unit 1\, Toronto\, Ontario\, M9W 1A2\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/SmartMTX-Event-Page-Image-1.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240904T090000
DTEND;TZID=America/Toronto:20240905T170000
DTSTAMP:20260422T043105
CREATED:20240424T202227Z
LAST-MODIFIED:20240509T201552Z
UID:60804-1725440400-1725555600@www.cadmicro.com
SUMMARY:SOLIDWORKS Assembly Modeling Training – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-assembly-modeling-training-online-5/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/SW-CAD-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240829T130000
DTEND;TZID=America/Toronto:20240829T133000
DTSTAMP:20260422T043105
CREATED:20240808T203158Z
LAST-MODIFIED:20240808T203816Z
UID:65126-1724936400-1724938200@www.cadmicro.com
SUMMARY:Overcoming Data Center Cooling Challenges in an AI World
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/overcoming-data-center-cooling-challenges-in-an-ai-world/
CATEGORIES:Webinar
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Cadence-Webinar-Image.jpg
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240828T110000
DTEND;TZID=America/Toronto:20240828T113000
DTSTAMP:20260422T043105
CREATED:20240715T205101Z
LAST-MODIFIED:20240715T205423Z
UID:64091-1724842800-1724844600@www.cadmicro.com
SUMMARY:Mastering 3DExperience DELMIA NC Shop Floor Programmer Role
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/mastering-3dexperience-delmia-nc-shop-floor-programmer-role/
CATEGORIES:Webinar
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/DELMIA-3d-lean-scaled-1.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240828T110000
DTEND;TZID=America/Toronto:20240828T113000
DTSTAMP:20260422T043105
CREATED:20240806T160856Z
LAST-MODIFIED:20240806T161306Z
UID:64865-1724842800-1724844600@www.cadmicro.com
SUMMARY:Design\, Integrate\, Analyze and Manage with Allegro X
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/design-integrate-analyze-and-manage-with-allegro-x/
CATEGORIES:Webinar
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Cadence-Webinar-Website.jpg
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240828T090000
DTEND;TZID=America/Toronto:20240829T170000
DTSTAMP:20260422T043105
CREATED:20240424T201600Z
LAST-MODIFIED:20240425T183702Z
UID:60797-1724835600-1724950800@www.cadmicro.com
SUMMARY:SOLIDWORKS Routing: Electrical – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-routing-electrical-online-2/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Electrical-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240827T140000
DTEND;TZID=America/Toronto:20240827T150000
DTSTAMP:20260422T043105
CREATED:20240729T175317Z
LAST-MODIFIED:20240729T175555Z
UID:64432-1724767200-1724770800@www.cadmicro.com
SUMMARY:How to Nest SOLIDWORKS Parts and Assemblies
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/how-to-nest-solidworks-parts-and-assemblies/
CATEGORIES:Webinar
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Nesting-for-SW.jpg
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240827T090000
DTEND;TZID=America/Toronto:20240828T170000
DTSTAMP:20260422T043105
CREATED:20240424T200731Z
LAST-MODIFIED:20240425T184054Z
UID:60780-1724749200-1724864400@www.cadmicro.com
SUMMARY:SOLIDWORKS Simulation Professional Training – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-simulation-professional-training-online-3/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Sim-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240826T090000
DTEND;TZID=America/Toronto:20240828T170000
DTSTAMP:20260422T043105
CREATED:20240723T143221Z
LAST-MODIFIED:20240723T143456Z
UID:64183-1724662800-1724864400@www.cadmicro.com
SUMMARY:SOLIDWORKS Advanced Part Modeling – Online
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/solidworks-advanced-part-modeling-online-10/
CATEGORIES:Training
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/SW-CAD-Training-Thumbnail.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
END:VCALENDAR