BEGIN:VCALENDAR
VERSION:2.0
PRODID:-//CAD MicroSolutions Inc. - ECPv6.15.15//NONSGML v1.0//EN
CALSCALE:GREGORIAN
METHOD:PUBLISH
X-WR-CALNAME:CAD MicroSolutions Inc.
X-ORIGINAL-URL:https://www.cadmicro.com
X-WR-CALDESC:Events for CAD MicroSolutions Inc.
REFRESH-INTERVAL;VALUE=DURATION:PT1H
X-Robots-Tag:noindex
X-PUBLISHED-TTL:PT1H
BEGIN:VTIMEZONE
TZID:America/Toronto
BEGIN:DAYLIGHT
TZOFFSETFROM:-0500
TZOFFSETTO:-0400
TZNAME:EDT
DTSTART:20230312T070000
END:DAYLIGHT
BEGIN:STANDARD
TZOFFSETFROM:-0400
TZOFFSETTO:-0500
TZNAME:EST
DTSTART:20231105T060000
END:STANDARD
BEGIN:DAYLIGHT
TZOFFSETFROM:-0500
TZOFFSETTO:-0400
TZNAME:EDT
DTSTART:20240310T070000
END:DAYLIGHT
BEGIN:STANDARD
TZOFFSETFROM:-0400
TZOFFSETTO:-0500
TZNAME:EST
DTSTART:20241103T060000
END:STANDARD
BEGIN:DAYLIGHT
TZOFFSETFROM:-0500
TZOFFSETTO:-0400
TZNAME:EDT
DTSTART:20250309T070000
END:DAYLIGHT
BEGIN:STANDARD
TZOFFSETFROM:-0400
TZOFFSETTO:-0500
TZNAME:EST
DTSTART:20251102T060000
END:STANDARD
END:VTIMEZONE
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240424T083000
DTEND;TZID=America/Toronto:20240424T150000
DTSTAMP:20260422T124832
CREATED:20240322T172744Z
LAST-MODIFIED:20240322T174407Z
UID:59345-1713947400-1713970800@www.cadmicro.com
SUMMARY:Enhancing Reliability through Advanced Testing and Simulation
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/enhancing-reliability-through-advanced-testing-and-simulation/
LOCATION:Megalab Group Inc.\, 150 Addison Hall Circle\, Aurora\, Ontario\, L4G3X8\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Enhancing-Reliability-Through-Advanced-Testing-Sim-Event-Website.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
BEGIN:VEVENT
DTSTART;TZID=America/Toronto:20240423T133000
DTEND;TZID=America/Toronto:20240423T160000
DTSTAMP:20260422T124832
CREATED:20240129T162233Z
LAST-MODIFIED:20240129T162610Z
UID:55668-1713879000-1713888000@www.cadmicro.com
SUMMARY:Unleashing the Power of Metal 3D Printing
DESCRIPTION:Live				\n				\n					\n		\n				\n			\n						\n				\n					Webinar				\n				\n					\n		\n					\n		\n				\n				\n					March 26 @ 11am ET				\n				\n				\n				\n							\n			\n						\n		\n						\n				\n				\n				\n					Leveraging Constraint Sets for DDRx Design in Allegro X				\n				\n					\n		\n					\n		\n				\n						\n					\n			\n						\n				\n									Today’s PCB designers must create increasingly complex boards and systems. With tighter design densities and a demand for faster turnaround times\, they must quickly route critical signals while staying within electrical and physical constraints. Allegro X simplifies this process with advanced routing tools that help speed up the routing of high-speed signals. Utilizing a constraint-driven design approach\, PCB designers can rapidly route and verify complex bus structures.  Join a webinar by Cadence and learn about: Define impedance requirements through the Cross Section EditorUse Constraint Sets (CSets) to apply rules to bus structures -e.g. DDRx buses quickly Leverage Timing vision to route signalsUse Auto-interactive delay tuning to verify compliance with constraints  Save your spot now\, we hope to see you there. 								\n				\n				\n				\n									\n					\n						\n									Register Now
URL:https://www.cadmicro.com/event/unleashing-the-power-of-metal-3d-printing/
LOCATION:CAD Micro\, 30 International Blvd\, Unit 1\, Toronto\, Ontario\, M9W 1A2\, Canada
CATEGORIES:In Person Event
ATTACH;FMTTYPE=image/jpeg:https://www.cadmicro.com/wp-content/uploads/Metal-3D-Printing-Event-Website.jpg
ORGANIZER;CN="CAD Micro":MAILTO:contact@cadmicro.com
END:VEVENT
END:VCALENDAR